| FIGURE LAND CO. | 1 - 23 - 1 h | 102 | The second | | | | | |-----------------|--------------|-----|------------|--|--|--|--| | Reg. No. : | | | | | | | | # Question Paper Code: 30117 # B.E./B.Tech. DEGREE EXAMINATIONS, APRIL/MAY 2023. #### Third Semester ## Computer Science and Engineering ### CS 3351 – DIGITAL PRINCIPLES AND COMPUTER ORGANIZATION (Common to Computer and Communication Engineering/ Artificial Intelligence and Data Science/Computer Science and Business Systems/Information Technology) (Regulations 2021) Time: Three hours Maximum: 100 marks Answer ALL questions. PART A — $(10 \times 2 = 20 \text{ marks})$ - 1. Construct Half-adder and full adder circuits. - 2. Evaluate the logic circuit of 2 bit comparator. - 3. Distinguish sequential logic with combinational logic. - 4. Give the excitation table of JK flip flop. - 5. Draw the stock diagram of Von-Neumann architecture. - 6. List the types of addressing modes. - 7. What do you mean by pipelining? List its types. - 8. Differentiate data hazards and control hazards. - 9. Why do we need cache memory? - 10. Which signal is used to notify the processor that the transfer is completed? Define. # PART B — $(5 \times 13 = 65 \text{ marks})$ | 11. (a) | (a) | ) (i) | How will you design a full adder using two half adders. | (7) | | | | | | |---------|-----|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|--|--| | | | (ii) | Simplify the function using multiplexer $f = \sum (0, 1, 3, 4, 8, 9, 15)$ . | (6) | | | | | | | | | | - Or | | | | | | | | | (b) | (i) | Demonstrate 4 bit magnitude comparator with three outputs | | | | | | | | | | A > B, $A = B$ , $A < B$ . | (7) | | | | | | | | | | (ii) | Build a 4 bit priority encoder using gates. | (6) | | | | | | | 12. | (a) | (i) | Realize D flip flop using SR flip flop. | (7) | | | | | | | | | (ii) | Construct a 4 bit down counter using logic gates. | (6) | | | | | | | | | | Archelal Intelligence and Data SocrO Computer Science and I | | | | | | | | | (b) | Give | the analysis and design of clocked sequential circuits. | | | | | | | | 13. | (a) | (i) | Explain about functional units in digital computer. | (7) | | | | | | | | | (ii) | Discuss about instruction cycle. | (6) | | | | | | | | | | (adram 0S = Or (II) — A TRAS | | | | | | | | | (b) | (i) | Explain about encoding in assembly language and types instructions. | of (7) | | | | | | | | | (ii) | Discuss the interaction between assembly language and high language. | evel<br>(6) | | | | | | | 14. | (a) | nandare | instruction pipeline has five stages where each stage take oseconds and all instructions use all five stages, branch instruction overlapped (i.e.) the instruction after the branch is not fetched branch instruction is completed. Under ideal condition. | tion | | | | | | | | | all | alculate the average instruction execution time assuming that 20% l instruction executed are branch instructions. Ignore the fact the me branch instructions may be conditional. | | | | | | | | | | | What do you mean by pipelining? Italy | | | | | | | | | (b) | (i) | What is hazard? Give hazard free realization for the follow Boolean function $F(A, B, C, D) = \sum m(1, 5, 6, 7)$ using AND-OR network. | gate | | | | | | | | | (ii) | Define essential hazards. | (3) | | | | | | (ii) Give the modes of DMA transfer. (6)Or (b) Elucidate interconnection standards. (13)PART C — $(1 \times 15 = 15 \text{ marks})$ 16. (a) Explain the functions with the state diagram and characteristic equation of T, D and JK flip flop. Compare and Contrast. (15)OrImplement the following Boolean function using 8 × 1 multiplexer. (b) Considering D as the input and A, B, C as selection lines f(A, B, C, D) = AB' + BD + B'CD'. (15) Explain in detail about DMA operation. 15. (a) (i) (7)